verilog经典三段式状态机设计实例(共7页).docx
《verilog经典三段式状态机设计实例(共7页).docx》由会员分享,可在线阅读,更多相关《verilog经典三段式状态机设计实例(共7页).docx(7页珍藏版)》请在淘文阁 - 分享文档赚钱的网站上搜索。
1、精选优质文档-倾情为你奉上Moore型verilog源代码:FSM实现10010串的检测Moore状态转移图module moorefsm(clk,rst,a,z); input clk,rst; input a; output z; reg z; reg 3:0 currentstate,nextstate; parameter S0 = 4b0000; parameter S1 = 4b0001; parameter S2 = 4b0010; parameter S3 = 4b0011; parameter S4 = 4b0100; parameter S5 = 4b0101; alway
2、s(posedge clk or negedge rst) begin if(!rst) currentstate = S0; else currentstate = nextstate; endalways(currentstate or a or rst) begin if(!rst) nextstate = S0; else case(currentstate) S0: nextstate = (a=1)?S1:S0; S1: nextstate = (a=0)?S2:S1; S2: nextstate = (a=0)?S3:S1; S3: nextstate = (a=1)?S4:S0
3、; S4: nextstate = (a=0)?S5:S1; S5: nextstate = (a=0)?S3:S1; default: nextstate = S0; endcase endalways(rst or currentstate) begin if(!rst) z = 0; else case(currentstate) S0: z = 0;S1: z = 0;S2: z = 0; S3: z = 0;S4: z = 0;S5: z = 1; default: z = 0; endcase endendmodule moorefsm测试模块testbench module tb
4、_fsm; reg clk,rst; reg a; wire z; moorefsm fsm(.clk(clk),.rst(rst),.a(a),.z(z); initial begin clk = 0; rst = 1; #5 rst = 0; #3 rst = 1; #20 a = 1; #100 a = 1; #100 a = 0; #100 a = 0; #100 a = 1; #100 a = 0; #100 a = 0; #100 a = 1; #100 a = 0; #100 a = 0; #100 a = 0; #100 a = 0; #100 a = 1; #100 a =
- 配套讲稿:
如PPT文件的首页显示word图标,表示该PPT已包含配套word讲稿。双击word图标可打开word文档。
- 特殊限制:
部分文档作品中含有的国旗、国徽等图片,仅作为作品整体效果示例展示,禁止商用。设计者仅对作品中独创性部分享有著作权。
- 关 键 词:
- verilog 经典 三段式 状态机 设计 实例
限制150内