墙报模板-精品文档资料整理.ppt
《墙报模板-精品文档资料整理.ppt》由会员分享,可在线阅读,更多相关《墙报模板-精品文档资料整理.ppt(1页珍藏版)》请在淘文阁 - 分享文档赚钱的网站上搜索。
1、 More and more large-scale physics experiments and scientific instruments platforms need to use a variety of imaging systems, including astronomy, high energy physics, nuclear physics, such as optical band astronomical observations, the soft x-ray CCD imaging, infrared band camera , CCD-based dark m
2、atter search, etc., especially many high-energy physics and nuclear physics experiments are got benefit from the ultra-low-noise CCD readout system. Currently, PCs have USB3.0 interface with its maximum data transmission rate-5Gbps. The imaging controller is connected to a PC via the USB3.0 directly
3、 that is suitable for stand-alone version imaging system as shown in Fig.1. In a large scale imaging system as shown in Fig.2, the cameras are integrated into the high-speed data processing and control module through optical interface. And the optical fiber takes advantage of long-distance transmiss
4、ion, low loss, easy expansion and networking. The structure of CCD imaging controller, as shown in Fig.3, is designed as several plug-in boards connected by CPCI mother board. Fig.1 CCD Camera Basic Block Diagram Fig.2 Large-scale Remote CCD Imaging Integrated System As a generic design as shown in
5、Fig.3, the plug-in boards are designed to 3 kinds that are master board which provide data transmission interface, data storage, clock & bias generating control, data processing etc; clock & bias board which generating clock & bias signals for CCD chip; data acquisition board which read out the pixe
6、l data from CCD chip. The master board as a control hub for CCD imaging controller is responsible for communication with the host computer by USB3.0 interface or optical fiber interface. Fig 3. CCD Imaging Controller Structure Diagram2.USB3.0 Communication Design4.ConclusionsGeneric Design of Master
7、 Board of CCD Controller for Antarctic Astronomical Science Imaging SystemSheng-zhao LIN1,2, Hong-fei ZHANG1,2, Ke CUI1,2, Jian-min WANG1,2, Xiao-fei DONG1,2, Jie CHEN1,2, Jian WANG1,2( 1.Anhui Key Laboratory of Physical Electronics, Modern Physics Department, University of Science and Technology of
8、 China2.State Key Laboratory of Technologies of Particle Detection and Electronics, Hefei, Anhui, 230026Email: )Bibliography The design of USB3.0 communication module, as shown in Fig.4, includes hardware design, firmware design, FPGA logic design and PC software design. The USB transceiver uses Cyp
9、resss CY7CUSB3014 1-3 USB3.0 ultra-high-speed chip. Fig.4 Diagram of USB3.0 communication structure EZ-USB FX3 has a fully configurable parallel, general programmable interface, called GPIF II, which can connect to an external processor, ASIC, or FPGA. A popular implementation of GPIF II is the sync
10、hronous Slave FIFO interface. The synchronous Slave FIFO interface is suitable for applications in which an external processor or device needs to perform data read/write accesses to EZ-USB FX3s internal FIFO buffers. Fig.4 shows the signals and the synchronous slave FIFO interface between FPGA and E
- 配套讲稿:
如PPT文件的首页显示word图标,表示该PPT已包含配套word讲稿。双击word图标可打开word文档。
- 特殊限制:
部分文档作品中含有的国旗、国徽等图片,仅作为作品整体效果示例展示,禁止商用。设计者仅对作品中独创性部分享有著作权。
- 关 键 词:
- 墙报 模板 精品 文档 资料 整理
限制150内