MIPI协议详细介绍.ppt
《MIPI协议详细介绍.ppt》由会员分享,可在线阅读,更多相关《MIPI协议详细介绍.ppt(32页珍藏版)》请在淘文阁 - 分享文档赚钱的网站上搜索。
1、What is MIPI?What is MIPI?v MIPI stands for Mobile Industry Processor Interface MIPI Alliance is a collaboration of mobile industry leaders. Objective to promote open standards for interfaces to mobile application processors. Intends to speed deployment of new services to mobile users by establishin
2、g Spec.v Board Members in MIPI Alliance Intel, Motorola, Nokia, NXP,Samsung, ST, TIWhat is MIPI?What is MIPI?v MIPI Alliance Specification for display DCS (Display Command Set) DCS is a standardized command set intended for command mode display modules. DBI, DPI (Display Bus Interface, Display Pixel
3、 Interface) DBI:Parallel interfaces to display modules having display controllers and frame buffers. DPI:Parallel interfaces to display modules without on-panel display controller or frame buffer. DSI, CSI (Display Serial Interface, Camera Serial Interface) DSI specifies a high-speed serial interfac
4、e between a host processor and display module. CSI specifies a high-speed serial interface between a host processor and camera module. D-PHY D-PHY provides the physical layer definition for DSI and CSI.DSI LayersDSI LayersDCS specDSI specD-PHY specOutlineOutlinevD-PHY Introduction Lane Module, State
5、 and Line levels Operating Modes Escape Mode System Power States Electrical Characteristics SummaryIntroduction for D-PHYv D-PHY describes a source synchronous, high speed, low power, low cost PHYv A PHY configuration containsA Clock LaneOne or more Data Lanesv Three main lane typesUnidirectional Cl
6、ock LaneUnidirectional Data LaneBi-directional Data Lanev Transmission ModeLow-Power signaling mode for control purpose:10MHz (max)High-Speed signaling mode for fast-data traffic:80Mbps 1Gbps per Lanev D-PHY low-level protocol specifies a minimum data unit of one byteA transmitter shall send data LS
7、B first, MSB last.v D-PHY suited for mobile applicationsDSI:Display Serial InterfaceA clock lane, One to four data lanes.CSI:Camera Serial InterfaceTwo Data Lane PHY ConfigurationTwo Data Lane PHY ConfigurationLane Modulev PHY consists of D-PHY (Lane Module)v D-PHY may contain Low-Power Transmitter
8、(LP-TX) Low-Power Receiver (LP-RX) High-Speed Transmitter (HS-TX) High-Speed Receiver (HS-RX) Low-Power Contention Detector (LP-CD)v Three main lane types Unidirectional Clock Lane Master:HS-TX, LP-TX Slave:HS-RX, LP-RX Unidirectional Data Lane Master:HS-TX, LP-TX Slave:HS-RX, LP-RX Bi-directional D
9、ata Lane Master, Slave:HS-TX, HS-RX,LP-TX, LP-RX, LP-CDUniversal Lane Module ArchitectureUniversal Lane Module ArchitectureLane States and Line Levels The two LP-TXs drive the two Lines of a Lane independently and single-ended. Four possible Low-Power Lane states (LP-00, LP-01, LP-10, LP-11) A HS-TX
10、 drives the Lane differentially. Two possible High Speed Lane states (HS-0, HS-1) During HS transmission the LP Receivers observe LP-00 on the Lines Line Levels (typical) LP:01.2V HS:100300mV (Swing:200mV) Lane States LP-00, LP-01, LP-10, LP-11 HS-0, HS-1Operating Modes There are three operating mod
11、es in Data Lane Escape mode, High-Speed (Burst) mode and Control mode Possible events starting from the Stop State of control mode Escape mode request (LP-11LP-10LP-00LP-01LP-00) High-Speed mode request (LP-11LP-01LP-00) Turnaround request (LP-11LP-10LP-00LP-10LP-00)Escape ModeEscape Modev Escape mo
12、de is a special operation for Data Lanes using LP states. With this mode some additional functionality becomes available:LPDT, ULPS, Trigger A Data Lane shall enter Escape mode via LP-11LP-10LP-00LP-01LP-00 Once Escape mode is entered, the transmitter shall send an 8-bit entry command to indicate th
13、e requested action. Escape mode uses Spaced-One-Hot Encoding. means each Mark State is interleaved with a Space State (LP-00). Send Mark-0/1 followed by a Space to transmit a zero-bit/ one-bit A Data Lane shall exit Escape mode via LP-10LP-11v Ultra-Low Power State During this state, the Lines are i
14、n the Space state (LP-00) Exited by means of a Mark-1 state with a length TWAKEUP(1ms) followed by a Stop state.Escape ModeEscape ModeClock Lane Ultra-Low Power StateClock Lane Ultra-Low Power Statev A Clock Lane shall enter ULPS via LP-11LP-10LP-00v exited by means of a Mark-1 with a length TWAKEUP
15、 followed by a Stop State LP-10 TWAKEUP LP-11 The minimum value of TWAKEUP is 1msHigh-Speed Data TransmissionHigh-Speed Data Transmissionv The action of sending high-speed serial data is called HS transmission or burst.v Start-of-Transmission LP-11LP-01LP-00SoT(0001_1101) HS Data Transmission Burst
16、All Lanes will start synchronously But may end at different times The clock Lane shall be in High-Speed mode, providing a DDR Clock to the Slave sidev End-of-Transmission H Toggles differential state immediately after last payload data bitv and keeps that state for a time THS-TRAILHigh-Speed Clock T
17、ransmissionHigh-Speed Clock Transmissionv Switching the Clock Lane between Clock Transmission and LP Mode A Clock Lane is a unidirectional Lane from Master to Slave In HS mode, the clock Lane provides a low-swing, differential DDR clock signal. the Clock Burst always starts and ends with an HS-0 sta
18、te. the Clock Burst always contains an even number of transitionsSummary for D-PHYSummary for D-PHYv Lane Module, Lane State and Line LevelsLane Module:LP-TX, LP-RX, HS-TX, HS-RX, LP-CDLane States:LP-00, LP-01, LP-10, LP-11, HS-0, HS-1Line Levels (typical):LP:01.2V, HS:100300mV (Swing:200mV)vOperati
- 配套讲稿:
如PPT文件的首页显示word图标,表示该PPT已包含配套word讲稿。双击word图标可打开word文档。
- 特殊限制:
部分文档作品中含有的国旗、国徽等图片,仅作为作品整体效果示例展示,禁止商用。设计者仅对作品中独创性部分享有著作权。
- 关 键 词:
- MIPI 协议 详细 介绍
限制150内